Espressif Systems /ESP32-S3 /EXTMEM /CORE1_ACS_CACHE_INT_ST

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CORE1_ACS_CACHE_INT_ST

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (CORE1_IBUS_ACS_MSK_ICACHE_ST)CORE1_IBUS_ACS_MSK_ICACHE_ST 0 (CORE1_IBUS_WR_ICACHE_ST)CORE1_IBUS_WR_ICACHE_ST 0 (CORE1_IBUS_REJECT_ST)CORE1_IBUS_REJECT_ST 0 (CORE1_DBUS_ACS_MSK_DCACHE_ST)CORE1_DBUS_ACS_MSK_DCACHE_ST 0 (CORE1_DBUS_REJECT_ST)CORE1_DBUS_REJECT_ST

Description

******* Description ***********

Fields

CORE1_IBUS_ACS_MSK_ICACHE_ST

The bit is used to indicate interrupt by cpu access icache while the core1_ibus is disabled or icache is disabled which include speculative access.

CORE1_IBUS_WR_ICACHE_ST

The bit is used to indicate interrupt by ibus trying to write icache

CORE1_IBUS_REJECT_ST

The bit is used to indicate interrupt by authentication fail.

CORE1_DBUS_ACS_MSK_DCACHE_ST

The bit is used to indicate interrupt by cpu access dcache while the core1_dbus is disabled or dcache is disabled which include speculative access.

CORE1_DBUS_REJECT_ST

The bit is used to indicate interrupt by authentication fail.

Links

() ()